Gillian Kearney

Lab Report 5

ECE 2031 L09

24 February 2022



**Figure 1.** Functional simulation waveform of Red, Green, Blue finite state machine with 4 inputs and 4 outputs. The input vector covers all possible state transitions to prove the correctness of the circuit.



**Figure 2.** Signal Tap configuration for specifications needed to read from the state machine implemented on the DE10-Standard Board.



**Figure 3.** Signal Tap acquisition from a 3 output state machine implemented on the DE10 DE10-Standard Board. All possible state transition are achieved through variations of the input vector.

## APPENDIX A

VHDL CODE IMPLEMENTING MOORE STATE MACHINE

```
-- StateMachine.vhd
-- Four-State Moore State Machine
-- Gillian Kearney
-- ECE 2031 L09
-- 2/24/22
-- A Moore machine's outputs are dependent only on the current state.
-- The output is written only when the state changes. (State
-- transitions are synchronous.)
library ieee;
use ieee.std logic 1164.all;
entity StateMachine is
     port(
           clk : in std logic;
           reset: in std logic;
           cool : in std logic;
           xmas : in std logic;
           output: out std logic vector(1 downto 0);
           r en : out std logic;
           g en : out std logic;
           b en : out std logic
     );
end entity;
architecture rtl of StateMachine is
     -- Build an enumerated type for the state machine
     type state type is (red, green, blue);
     -- Register to hold the current state
     signal state : state type;
begin
     -- Logic to advance to the next state
     process (clk, reset)
     begin
           if reset = '1' then
                state <= red;
           elsif (rising edge(clk)) then
                case state is
                      when red=>
                           state <= green;</pre>
                      when green=>
                            if xmas = '1' and cool = '0' then
                                 state <= red;</pre>
                            else
                                 state <= blue;</pre>
```

```
end if;
                      when blue=>
                            if cool = '0' then
                                state <= red;
                            else
                                 state <= blue;</pre>
                            end if;
                 end case;
           end if;
     end process;
     -- Output depends solely on the current state
     process (state)
     begin
           case state is
                when red =>
                      output <= "00";
                      r_en <= '1';
                      g en <= '0';
                      b en <= '0';
                when green =>
                      output <= "01";
                      r en <= '0';
                      g_en <= '1';
                      b en <= '0';
                 when blue =>
                      output <= "10";
                      r en <= '0';
                      g_en <= '0';
                      b en <= '1';
           end case.
     end process;
end rtl;
```